Kishor, Makani Nailesh and S. Narkhede, Satish (2016) A NOVEL FINFET BASED APPROACH FOR THE REALIZATION OF TERNARY GATES. ICTACT Journal on Microelectronics, 2 (2). pp. 254-260. ISSN 23951672
IJME_V2_I2_paper_7_254_260.pdf - Published Version
Download (271kB)
Abstract
The Scaling of conventional Complementary Metal Oxide Semiconductors (CMOSs) has been facing problems such as short channel effect due to hot electron effect and leakage power. Fin Field Effect Transistor (FinFET) is considered as solution to this issue. Binary system occupies large area there for the circuit complexity is increasing on a VLSI chip and thus degrading the performance of binary system. Multi valued logic MVL is considered as solution to this issue. In this paper, to minimize short channel effect and reduce circuit complexity on a VLSI chip I have designed FinFET based ternary basic gates (T-NOT, ST-NAND, ST-NOR, ST-AND and ST-OR). FinFET is classified in to two types based on gate structure: 1) Short Gate FinFET (SG-FinFET) and 2) Independent Gate FinFET (IG-FinFET). The proposed ternary logic gates are design using SG-FinFET. Simulation is performed with Tanner EDA tool. The proposed design has achieved good reduction in the circuit element count.
Item Type: | Article |
---|---|
Subjects: | STM Library > Multidisciplinary |
Depositing User: | Managing Editor |
Date Deposited: | 09 Jul 2023 03:31 |
Last Modified: | 11 Oct 2023 05:01 |
URI: | http://open.journal4submit.com/id/eprint/2464 |